阿摩線上測驗
登入
首頁
>
中山◆資工◆計算機結構
>
109年 - 109 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105754
> 申論題
題組內容
2.The instruction latency for a given CPU is shown in Table 1.
2.4Variant 3: Reduce the latency for divides by a factor of four, but increase the latencies of branches by 50%. Calculate the CPI of the Variant 3?
相關申論題
3.1 What would be the speed up for the fastest possible execution of the program?
#450050
3.2 What would the same program's speedup be if all 16 units of die area were used to build a homogeneous system with 16 small cores, the serial portion ran on one of the small cores, and the parallel portion ran on all 16 small cores?
#450051
4.1What is the hit rate of the TLB for this sequence of references?
#450052
4.2 At the end of this sequence, what three entries are contained in the TLB?
#450053
4.3 What are the contents of the 8 physical frames?
#450054
5.1 How many instructions of wasted work are there per branch misprediction on this machine?
#450055
5.2 Assume N instructions are on the correct path of a program and assume a branch predictor accuracy of A. Write the equation for the number of instructions that are fetched on this machine in terms of N and A.
#450056
5.3 If the machine were modified so that it used the dual path execution (where an equal number of instructions are fetched from each of the two branch paths). Assume that branches are resolved before new branches are fetched. Write how many instructions would be fetched in this case as a function of Empty Page 2
#450057
6. A byte-addressable system with 16-bit address ships with a three-way set associative, write-back cache. The cache implements a true LRU replacement policy using the minimum number of replacement policy bits necessary to implement it. The tag store requires a total of 264 bits of storage. What is the block size of the cache?
#450058
7. A byte-addressable processor is connected to a single memory channel that has a singlerank of DRAM. The physical address space is 32 bits, and the processor uses the following mapping shown in Table 3, to index the DRAM. Each DRAM row has a certain number of columns, where acolumn has the same size of a cache line. The processor uses 64-byte cache lines. The Columns is 6bits and the Cache Line Offset is also 6 bits. In addition, the row size is 4 KB.Table 3 Mapping from the physical address to DRAMTable 4 shows the memory request queue that has 4 pending memory request at time 0.Assuming thatA row buffer hit takes 50 cyclesA row buffer conflict takes 250 cycles.Requests going to different banks can be processed by the banks in parallel.All the row buffers are closed at times 0.The controller cannot issue two requests at the same time. Each request takes 10 cycles to process,so it takes 10 cycles between issuing two separate requests to the memory.The controller employs First Ready-First Come First Serve (FR-FCFS) scheduling policy.Table 4. the state of the memory request queue at time 0.If it takes 320 cycles to finish processing all four requests in the memory, at least how many banks does this rank of DRAM have?
#450059
相關試卷
110年 - 110 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#104310
110年 · #104310
109年 - 109 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105754
109年 · #105754
108年 - 108 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105762
108年 · #105762
107年 - 107 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105781
107年 · #105781
106年 - 106 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105788
106年 · #105788
105年 - 105 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105824
105年 · #105824
104年 - 104 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105827
104年 · #105827
103年 - 103 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105837
103年 · #105837
102年 - 102 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105879
102年 · #105879
101年 - 101 國立中山大學_碩士班招生考試_資工系(甲、乙組):計算機結構#105905
101年 · #105905